



# High-Speed Isolated 3.3 V Bus RS-485 Transceiver

### Functional Diagrams



| V <sub>ID</sub> (A-B) | DE | RE | R | D | Mode    |
|-----------------------|----|----|---|---|---------|
| ≥ 200 mV              | L  | L  | Н | X | Receive |
| ≤-200 mV              | L  | L  | L | X | Receive |
| ≥ 1.5 V               | Н  | L  | Н | Н | Drive   |
| ≤-1.5 V               | Н  | L  | L | L | Drive   |
| X                     | X  | Н  | Z | X | Hi-Z R  |
| Open                  | L  | L  | Н | X | Receive |

#### **Features**

- 3.3 V bus
- Up to 40 Mbps data rate
- 1/5 unit load (supports up to 160 nodes)
- 20 ns propagation delay
- 5 ns pulse skew
- 50 kV/μs typ.; 30 kV/μs min. common mode transient immunity
- 44000 year barrier life
- 16.5 kV bus ESD protection
- Low EMC footprint
- Thermal shutdown protection
- −40 °C to +85 °C temperature range
- Meets or exceeds ANSI RS-485 and ISO 8482:1987(E)
- 600 V<sub>RMS</sub> working voltage
- 2500 V<sub>RMS</sub> isolation voltage
- VDE V 0884-11 certified and UL 1577 approved
- 0.3" True 8<sup>TM</sup> mm 16-pin SOIC package

#### **Applications**

- DC-DC convertor-powered busses
- Factory automation
- · Industrial control networks
- Building environmental controls

#### **Description**

IL3685-Series galvanically isolated, high-speed differential bus transceivers are designed for bidirectional data communication on balanced transmission lines. The devices use NVE's patented\* IsoLoop spintronic Giant Magnetoresistance (GMR) technology.

A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

The IL3685P delivers at least 1.5 V into a 54  $\Omega$  load for excellent data integrity over long cable lengths. The device is compatible with 3.3 V RS-485 busses and 3.3 V or 5 V controller interfaces.

Current limiting and thermal shutdown features protect against output short circuits and bus contention that may cause excessive power dissipation. Receiver inputs feature a "fail-safe if open" design, ensuring a logic high R-output if A/B are floating.



Absolute Maximum Ratings(7)

| Parameter                        | Symbol                               | Min.           | Тур. | Max.           | Units | Test Conditions                    |
|----------------------------------|--------------------------------------|----------------|------|----------------|-------|------------------------------------|
| Storage Temperature              | $T_s$                                | -55            |      | 150            | °C    |                                    |
| Junction Temperature             | $T_{J}$                              | -55            |      | 150            | °C    |                                    |
| Voltage Range at A or B Bus Pins |                                      | <del>-</del> 7 |      | 12             | V     |                                    |
| Supply Voltage <sup>(1)</sup>    | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | -0.5           |      | 7              | V     |                                    |
| Digital Input Voltage            |                                      | -0.5           |      | $V_{DD} + 0.5$ | V     |                                    |
| Digital Output Voltage           |                                      | -0.5           |      | $V_{DD} + 1$   | V     |                                    |
| ESD (bus nodes)                  |                                      | 16.5           |      |                | kV    | Air gap Discharge per IEC61000-4-2 |

**Recommended Operating Conditions** 

| Parameter                                    | Symbol                                                     | Min.       | Тур. | Max.       | Units | Test Conditions                                        |
|----------------------------------------------|------------------------------------------------------------|------------|------|------------|-------|--------------------------------------------------------|
| Supply Voltages                              | $egin{array}{c} V_{	ext{DD1}} \ V_{	ext{DD2}} \end{array}$ | 3 3        |      | 5.5<br>3.6 | V     |                                                        |
| Ambient Operating Temperature                | $T_{A}$                                                    | -40        |      | 85         | °C    |                                                        |
| Junction Temperature                         | $T_{J}$                                                    | -40        |      | 100        | °C    |                                                        |
| High-Level Digital Input Voltage             | $V_{\mathrm{IH}}$                                          | 2.4<br>3.0 |      | $V_{DD1}$  | V     | $V_{DD1} = 3.3 \text{ V}$<br>$V_{DD1} = 5.0 \text{ V}$ |
| Low-Level Digital Input Voltage              | $V_{\rm IL}$                                               | 0          |      | 0.8        | V     |                                                        |
| Differential Input Voltage <sup>(2)</sup>    | $V_{\text{\tiny ID}}$                                      |            |      | +12 / -7   | V     |                                                        |
| High-Level Output Current (Driver)           | $I_{OH}$                                                   |            |      | 60         | mA    |                                                        |
| High-Level Digital Output Current (Receiver) | $I_{OH}$                                                   |            |      | 8          | mA    |                                                        |
| Low-Level Output Current (Driver)            | $I_{OL}$                                                   | -60        |      |            | mA    |                                                        |
| Low-Level Digital Output Current (Receiver)  | $I_{OL}$                                                   | -8         |      |            | mA    |                                                        |
| Digital Input Signal Rise and Fall Times     | $t_{\rm IR},t_{\rm IF}$                                    |            |      | DC St      | able  |                                                        |

**Insulation Specifications** 

| Parameter                                                                  |          | Symbol          | Min.         | Тур.              | Max. | Units                    | <b>Test Conditions</b>                                     |
|----------------------------------------------------------------------------|----------|-----------------|--------------|-------------------|------|--------------------------|------------------------------------------------------------|
| Creepage Distance (external)                                               |          |                 | 8.03         | 8.3               |      | mm                       | Per IEC 60601                                              |
| Total Barrier Thickness (intern                                            | nal)     |                 | 0.013        | 0.016             |      | mm                       |                                                            |
| Barrier Resistance                                                         |          | $R_{IO}$        |              | >10 <sup>14</sup> |      | Ω                        | 500 V                                                      |
| Barrier Capacitance                                                        |          | C <sub>IO</sub> |              | 7                 |      | pF                       | f = 1 MHz                                                  |
| Leakage Current                                                            |          |                 |              | 0.2               |      | $\mu A_{RMS}$            | 240 V <sub>RMS</sub> , 60 Hz                               |
| Comparative Tracking Index                                                 |          | CTI             | ≥600         |                   |      | V <sub>RMS</sub>         | Per IEC 60112                                              |
| High Voltage Endurance<br>(Maximum Barrier Voltage<br>for Indefinite Life) | AC<br>DC | V <sub>IO</sub> | 1000<br>1500 |                   |      | $V_{ m RMS}$ $V_{ m DC}$ | At maximum operating temperature                           |
| Surge Immunity ("V" Version                                                | )        | $V_{IOSM}$      | 12.8         |                   |      | $kV_{PK}$                | Per IEC 61000-4-5                                          |
| Barrier Life                                                               |          |                 |              | 44000             |      | Years                    | 100°C, 1000 V <sub>RMS</sub> , 60%<br>CL activation energy |

## **Thermal Characteristics**

| Parameter                              | Symbol                     | Min. | Тур. | Max. | Units | Test Conditions      |
|----------------------------------------|----------------------------|------|------|------|-------|----------------------|
| Junction–Ambient<br>Thermal Resistance | $\theta_{\mathrm{JA}}$     |      | 67   |      |       | Double-sided PCB in  |
| Junction–Case (Top) Thermal Resistance | $\theta_{ m JC}$           |      | 12   |      | °C/W  | free air             |
| Junction–Ambient<br>Thermal Resistance | $\theta_{ m JA}$           |      | 46   |      | C/W   | 2s2p PCB in free air |
| Junction–Case (Top) Thermal Resistance | $\theta_{ m JC}$           |      | 9    |      | (,    | per JESD51           |
| Power Dissipation                      | $P_{\scriptscriptstyle D}$ | 1    |      | 1.5  | W     |                      |



## **Safety and Approvals**

VDE V 0884-11 / IEC 60747-17 (Basic Isolation; VDE File Number 5016933-4880-0001)

- Isolation voltage (V<sub>ISO</sub>): 2500 V<sub>RMS</sub>
- Transient overvoltage (V<sub>IOTM</sub>): 4000 V<sub>PK</sub>
- Surge rating: 4000 V<sub>PK</sub>
- $\bullet$  Each part tested at 1590  $V_{PK}$  for 1 second, 5 pC partial discharge limit.
- Samples tested at 4000  $V_{PK}$  for 60 sec.; then 1358  $V_{PK}$  for 10 sec. with 5 pC partial discharge limit.
- Working Voltage (V<sub>IORM</sub>; pollution degree 2): 400 V<sub>RMS</sub>

| Safety-Limiting Values                           | Symbol  | Value | Units |
|--------------------------------------------------|---------|-------|-------|
| Safety rating ambient temperature                | $T_{S}$ | 180   | °C    |
| Safety rating power (180 °C)                     | $P_{S}$ | 270   | mW    |
| Supply current safety rating (total of supplies) | $I_S$   | 54    | mA    |

UL 1577 (Component Recognition Program File Number E207481)

- 2500 V rating.
- $\bullet$  Each part tested at 3000  $V_{RMS}\,(4243\;V_{PK})$  for 1 second.
- $\bullet$  Each lot sample tested at 2500  $V_{RMS}$  (3536  $V_{PK})$  for 1 minute.

Soldering Profile

Per JEDEC J-STD-020C, MSL 1



# **Pin Connections**

| 1  | $V_{DD1}$        | Input power supply.                                                                                                          |
|----|------------------|------------------------------------------------------------------------------------------------------------------------------|
| 2  | $GND_1$          | Input power supply ground return (pin 2 is internally connected to pin 8).                                                   |
| 3  | R                | Output data from bus.                                                                                                        |
| 4  | RE               | Read data enable (if RE is high, R= high impedance).                                                                         |
| 5  | DE               | Drive enable.                                                                                                                |
| 6  | D                | Data input to bus.                                                                                                           |
| 7  | NC               | No internal connection.                                                                                                      |
| 8  | $GND_1$          | Input power supply ground return (pin 8 is internally connected to pin 2).                                                   |
| 9  | $\mathrm{GND}_2$ | Output power supply ground return (pin 9 is internally connected to pin 15).                                                 |
| 10 | ISODE            | Isolated DE output for use in PROFIBUS applications where the state of the isolated drive enable node needs to be monitored. |
| 11 | NC               | No internal connection.                                                                                                      |
| 12 | A                | Non-inverting bus line.                                                                                                      |
| 13 | В                | Inverting bus line.                                                                                                          |
| 14 | NC               | No internal connection.                                                                                                      |
| 15 | $\mathrm{GND}_2$ | Output power supply ground return (pin 15 is internally connected to pin 9).                                                 |
| 16 | $V_{DD2}$        | Output power supply.                                                                                                         |
|    |                  |                                                                                                                              |





# **Driver Section**

| Electrical S                                                         | pecifications (T <sub>min</sub>       | to $T_{max}$ and $V_{I}$ | $_{\rm DD} = 3 \text{ V to } 3.6$ | V unless other                 | rwise stated) |                                                     |
|----------------------------------------------------------------------|---------------------------------------|--------------------------|-----------------------------------|--------------------------------|---------------|-----------------------------------------------------|
| Parameter                                                            | Symbol                                | Min.                     | Тур.                              | Max.                           | Units         | Test Conditions                                     |
| Output voltage                                                       | $V_{o}$                               |                          |                                   | $V_{\scriptscriptstyle  m DD}$ | V             | $I_{O} = 0$                                         |
| Differential Output Voltage <sup>(2)</sup>                           | $ V_{OD1} $                           |                          |                                   | $ m V_{\scriptscriptstyle DD}$ | V             | $I_0 = 0$                                           |
| Differential Output Voltage <sup>(2)</sup>                           | $ V_{OD2} $                           | 1.5                      | 2.1                               | 3.5                            | V             | $R_L = 54 \Omega$                                   |
| Differential Output Voltage <sup>(2)</sup>                           | $ m V_{OD3}$                          | 1.5                      | 2.1                               | 3.5                            | V             | $R_L = 60 \Omega;$<br>-7 V < V <sub>CM</sub> < 12 V |
| Change in Magnitude of Differential<br>Output Voltage <sup>(4)</sup> | $\Delta  V_{\mathrm{OD}} $            |                          |                                   | ±0.2                           | V             | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Common Mode Output Voltage                                           | $V_{oc}$                              |                          |                                   | 3                              | V             | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Change in Magnitude of Common<br>Mode Output Voltage <sup>(4)</sup>  | $\Delta  V_{\rm oc} $                 |                          |                                   | ±0.2                           | V             | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| High Level Input Current                                             | $I_{\text{IH}}$                       |                          |                                   | 10                             | μΑ            | $V_{I} = 3.5 \text{ V}$                             |
| Low Level Input Current                                              | ${ m I}_{{\scriptscriptstyle  m IL}}$ |                          |                                   | -10                            | μΑ            | $V_{\rm I} = 0.4 \text{ V}$                         |
| Absolute  Short-circuit Output Current                               | $I_{OS}$                              |                          |                                   | 250                            | mA            | $-7 \text{ V} < \text{V}_{\text{o}} < 12 \text{ V}$ |



## **Receiver Section**

| Electrical Specifications ( $T_{min}$ to $T_{max}$ and $V_{DD2} = 3.0 \text{ V}$ to 3.6 V unless otherwise stated) |                                              |                |                   |      |       |                                                         |  |  |
|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|-------------------|------|-------|---------------------------------------------------------|--|--|
| Parameter                                                                                                          | Symbol                                       | Min.           | Тур.              | Max. | Units | <b>Test Conditions</b>                                  |  |  |
| Positive-going Input Threshold<br>Voltage                                                                          | $V_{\text{IT+}}$                             |                |                   | 0.2  | V     | $-7 \text{ V} < \text{V}_{\text{CM}} < 12 \text{ V}$    |  |  |
| Negative-going Input Threshold<br>Voltage                                                                          | V <sub>IT</sub> -                            | -0.2           |                   |      | V     | $-7 \text{ V} < \text{V}_{\text{CM}} < 12 \text{ V}$    |  |  |
| Hysteresis Voltage $(V_{IT+} - V_{IT-})$                                                                           | $V_{HYS}$                                    |                | 28                |      | mV    | $V_{CM} = 0 \text{ V}, T = 25^{\circ}\text{C}$          |  |  |
| Differential Bus Input Capacitance                                                                                 | $C_{\mathrm{D}}$                             |                | 9                 | 12   | pF    |                                                         |  |  |
| High Level Digital Output Voltage                                                                                  | $V_{OH}$                                     | $V_{DD} - 0.2$ | $V_{\mathrm{DD}}$ |      | V     | $V_{ID} = 200 \text{ mV}$ $I_{OH} = -20  \mu\text{A}$   |  |  |
| Low Level Digital Output Voltage                                                                                   | $V_{OL}$                                     |                |                   | 0.2  | V     | $V_{ID} = -200 \text{ mV}$<br>$I_{OH} = 20 \mu\text{A}$ |  |  |
| High-impedance-state output current                                                                                | $I_{OZ}$                                     |                |                   | ±1   | μΑ    | $V_0 = 0.4 \text{ to } (V_{DD2} - 0.5) \text{ V}$       |  |  |
| Line Input Current                                                                                                 | ī                                            |                |                   | 220  | μΑ    | $V_{I} = 12 \text{ V}$                                  |  |  |
| Line input Current                                                                                                 | $\mathbf{I}_{\scriptscriptstyle \mathrm{I}}$ |                |                   | -160 | μΑ    | $V_I = -7 \text{ V}$                                    |  |  |
| Input Resistance                                                                                                   | $R_{\rm I}$                                  | 60             |                   |      | kΩ    |                                                         |  |  |

**Switching Characteristics** 

| $V_{DD1} = 5 \text{ V}, V_{DD2} = 3.3 \text{ V}$                   |                                       |                                      |                              |      |       |                                                                  |  |  |
|--------------------------------------------------------------------|---------------------------------------|--------------------------------------|------------------------------|------|-------|------------------------------------------------------------------|--|--|
| Parameter                                                          | Symbol                                | Min.                                 | Тур.                         | Max. | Units | Test Conditions                                                  |  |  |
| Data Rate                                                          |                                       | 40                                   |                              |      | Mbps  | $R_L = 54 \Omega, C_L = 50 pF$                                   |  |  |
| Propagation Delay <sup>(5)</sup>                                   | $t_{PD}$                              |                                      | 20                           | 30   | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |
| Pulse Skew <sup>(6)</sup>                                          | $t_{SK}(P)$                           |                                      | 1                            | 5    | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |
| Skew Limit <sup>(3)</sup>                                          | $t_{SK}(LIM)$                         |                                      | 2                            | 10   | ns    | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                           |  |  |
| Output Enable Time To High Level                                   | $t_{ m PZH}$                          |                                      | 15                           | 30   | ns    | $C_{L} = 15 \text{ pF}$                                          |  |  |
| Output Enable Time To Low Level                                    | $t_{PZL}$                             |                                      | 15                           | 30   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |
| Output Disable Time From High Level                                | $t_{ m PHZ}$                          |                                      | 15                           | 30   | ns    | $C_{L} = 15 \text{ pF}$                                          |  |  |
| Output Disable Time From Low Level                                 | $t_{PLZ}$                             |                                      | 15                           | 30   | ns    | $C_{L} = 15 \text{ pF}$                                          |  |  |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) | ICM <sub>H</sub> I,ICM <sub>L</sub> I | 30                                   | 50                           |      | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$           |  |  |
|                                                                    | V                                     | $I_{DD1} = 3.3 \text{ V}, \text{ V}$ | $_{\rm DD2} = 3.3 \text{ V}$ |      |       |                                                                  |  |  |
| Parameter                                                          | Symbol                                | Min.                                 | Тур.                         | Max. | Units | Test Conditions                                                  |  |  |
| Data Rate                                                          |                                       | 40                                   |                              |      | Mbps  | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                           |  |  |
| Propagation Delay <sup>(5)</sup>                                   | $t_{PD}$                              |                                      | 25                           | 35   | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |
| Pulse Skew <sup>(6)</sup>                                          | $t_{sk}(P)$                           |                                      | 2                            | 5    | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |
| Skew Limit <sup>(3)</sup>                                          | $t_{SK}(LIM)$                         | •                                    | 4                            | 10   | ns    | $R_L = 54 \Omega, C_L = 50 pF$                                   |  |  |
| Output Enable Time To High Level                                   | $t_{PZH}$                             |                                      | 17                           | 30   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |
| Output Enable Time To Low Level                                    | $t_{PZL}$                             |                                      | 17                           | 30   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |
| Output Disable Time From High Level                                | $t_{PHZ}$                             |                                      | 17                           | 30   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |
| Output Disable Time From Low Level                                 | $t_{PLZ}$                             |                                      | 17                           | 30   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) | $ CM_H ,  CM_L $                      | 30                                   | 50                           | 5    | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$           |  |  |



**Power Consumption** 

| $T_{min}$ to $T_{max}$ and $V_{DD2} = 3.0 \text{ V}$ to 3.45 V unless otherwise stated        |                                                                               |      |      |        |         |                                                                                |  |  |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|--------|---------|--------------------------------------------------------------------------------|--|--|
| Parameter                                                                                     | Symbol                                                                        | Min. | Тур. | Max.   | Units   | Test Conditions                                                                |  |  |
| Controller-Side Quiescent $V_{DD1} = 3.3 \text{ V}$<br>Supply Current $V_{DD1} = 5 \text{ V}$ | $I_{ m DD1}$                                                                  |      | 1 2  | 2<br>6 | mA      | $f_{IN} = 0 \text{ Hz}$                                                        |  |  |
| Bus-Side Quiescent Supply Current                                                             | $I_{DD2}$                                                                     |      | 4    | 6      | mA      | $R_T = \infty$ ; Outputs<br>Enabled; $f_{IN} = 0$ Hz                           |  |  |
| Controller-Side Dynamic Supply Current                                                        | $I_{	ext{DD1}}$                                                               |      | 0.18 |        |         | $V_{DD1} = 3.3 \text{ V}$                                                      |  |  |
| Bus-Side Dynamic Supply Current                                                               | AI /Af                                                                        |      | 0.75 |        | mA/Mbps | $R_T = \infty$                                                                 |  |  |
| Bus-Side Dynamic Supply Current                                                               | $\Delta I_{DD2}/\Delta f_{IN}$                                                |      | 0.55 |        |         | $R_T = 60 \Omega$                                                              |  |  |
|                                                                                               |                                                                               |      | 17   |        |         | $R_T = \infty$ ; $f_{IN} = 0$ Hz                                               |  |  |
| Transceiver Power Dissipation                                                                 | $I_{\text{DD1}} \times V_{\text{DD1}} + I_{\text{DD2}} \times V_{\text{DD2}}$ |      | 150  |        | mW      | $R_T$ =60 $\Omega$ ; $f_{IN}$ =40 Mbps;<br>excludes<br>$R_T$ power dissipation |  |  |

Magnetic Field Immunity<sup>(8)</sup>

| $V_{\mathrm{DD1}} = 5 \mathrm{\ V}, V_{\mathrm{DD2}} = 5 \mathrm{\ V}$ |                            |                                          |                             |  |     |                 |  |  |  |
|------------------------------------------------------------------------|----------------------------|------------------------------------------|-----------------------------|--|-----|-----------------|--|--|--|
| Power Frequency Magnetic Immunity                                      | $H_{PF}$                   |                                          | 3500                        |  | A/m | 50 Hz / 60Hz    |  |  |  |
| Pulse Magnetic Field Immunity                                          | $H_{PM}$                   |                                          | 4500                        |  | A/m | $t_p = 8 \mu s$ |  |  |  |
| Damped Oscillatory Magnetic Field                                      | $H_{OSC}$                  |                                          | 4500                        |  | A/m | 0.1 Hz – 1 MHz  |  |  |  |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                          | $K_{X}$                    |                                          | 2.5                         |  |     |                 |  |  |  |
|                                                                        | V                          | $V_{\rm DD1} = 3.3 \text{ V}, \text{ V}$ | $V_{\rm DD2} = 5 \text{ V}$ |  |     |                 |  |  |  |
| Power Frequency Magnetic Immunity                                      | $H_{PF}$                   |                                          | 1500                        |  | A/m | 50 Hz/ 60 Hz    |  |  |  |
| Pulse Magnetic Field Immunity                                          | $\mathrm{H}_{\mathrm{PM}}$ |                                          | 2000                        |  | A/m | $t_p = 8 \mu s$ |  |  |  |
| Damped Oscillatory Magnetic Field                                      | $H_{OSC}$                  |                                          | 2000                        |  | A/m | 0.1 Hz – 1 MHz  |  |  |  |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                          | $K_X$                      |                                          | 2.5                         |  |     |                 |  |  |  |

#### Notes:

- 1. All voltages are with respect to network ground except differential I/O bus voltages.
- 2. Differential input/output voltage is measured at the noninverting terminal A with respect to the inverting terminal B.
- 3. Skew limit is the maximum propagation delay difference between any two devices at 25°C.
- 4.  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from one logic state to the other.
- 5. Includes 10 ns read enable time. Maximum propagation delay is 25 ns after read assertion.
- 6. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel.
- 7. Absolute Maximum specifications mean the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 8. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 8.
- 9. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 8).



#### Electromagnetic Compatibility

IL3685-Series Transceivers are fully compliant with IEC 61000-6-1 and IEC 61000-6-2 standards for immunity, and IEC 61000-6-3, IEC 61000-6-4, CISPR, and FCC Class A standards for emissions.

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" (rather than to "pin-to-pin") as shown in the diagram at right:



# **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

#### **Power Supply Decoupling**

 $V_{\rm DD1}$  and  $V_{\rm DD2}$  should be bypassed with 100 nF ceramic capacitors as close as possible to  $V_{\rm DD}$  pins.

#### **DC Correctness**

The IL3685 incorporates a patented refresh circuit to maintain the correct output state with respect to data input. At power up, the bus outputs will follow the Function Table shown on Page 1. The DE input should be held low during power-up to eliminate false drive data pulses from the bus. An external power supply monitor to minimize glitches caused by slow power-up and power-down transients is not required.

#### Maintaining Creepage

Creepage distances are often critical in isolated circuits. In addition to meeting JEDEC standards, NVE isolator packages have unique creepage specifications. Standard pad libraries often extend under the package, compromising creepage and clearance. Similarly, ground planes, if used, should be spaced to avoid compromising clearance. Package drawings and recommended pad layouts are included in this datasheet.



#### **Typical Performance Graphs**

The following graphs show typical performance (25 °C;  $V_{DD1} = V_{DD2} = 3.3 \text{ V}$  unless otherwise stated):



Figure 1. Maximum cable length versus data rate.



Figure 2. Typical controller-side supply current (I<sub>DD2</sub>) versus data rate.



Figure 4. Typical bus-side supply current (I<sub>DD2</sub>) versus aggregate termination resistance.



Figure 3. Typical bus-side supply current  $(I_{DD2})$  versus data rate.



Figure 5. Typical transceiver power dissipation versus data rate (excludes  $R_T$  power dissipation).



## **Application Information**

Receiver Features

The receiver output "R" has tri-state capability via the active low  $\overline{RE}$  input.

Drivers feature low propagation delay skew to maximize bit width and minimize EMI. Drivers have tri-state capability via the active-high DE input.

Receiver Data Rate, Cables and Terminations

Shielded twisted pair bus cable is recommended for high transmission speeds (more than 500 Kbps). IL3685-Series transceivers are intended for networks up to 1,000 meters shielded twisted pair proper termination. The maximum data rate decreases as cable length increases. Unshielded or untwisted can be at used at low baud rates and short distances.



# **Typical Application**

The following schematic shows a typical isolated RS-485 bus power supply and node:



Figure 6. Typical circuit for isolated RS-485 bus supply and node.



# **Package Drawing**



## **Recommended Pad Layout**





# **Ordering Information and Valid Part Numbers**





#### **Revision History**

# ISB-DS-001-IL3685P-D January 2020

## Change

- Updated VDE certification to VDE V 0884-11.
- Deleted PROFIBUS logo since the IL3685P is typically PROFIBUS compliant but not guaranteed.
- Updated EMC specifications (p. 8).
- Added maximum cable length versus data rate Typical Performance Graph (p. 9).
- Added DC-DC convertor reference design (p. 11).
- Misc. minor changes.

## ISB-DS-001-IL3685P-C December 2019

### Change

- Broke out power consumption specifications in separate table; tightened specs (p. 7).
- Added typical performance charts for power vs. speed (p. 8).

## ISB-DS-001-IL3685P-B November 2019

## Changes

- Corrected Recommended Operating Conditions—Supply Voltage—V<sub>DD2</sub> (p. 2).
- Updated Thermal Characteristics (p. 2).
- Cosmetic changes and rewrites (p. 7).

# ISB-DS-001-IL3685P-A December 2017

### Changes

- Revised thermal specifications.
- Initial release.

# ISB-DS-001-IL3685P-PRELIM

### May 2017

# Change

Preliminary release.



#### **Datasheet Limitations**

The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet.

#### **Limited Warranty and Liability**

Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

#### **Right to Make Changes**

NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication.

#### Use in Life-Critical or Safety-Critical Applications

Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages.

#### **Applications**

Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect.

#### **Limiting Values**

Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### **Terms and Conditions of Sale**

In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer.

#### No Offer to Sell or License

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Export Control**

This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### **Automotive Qualified Products**

Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications.



